

#### **Features and Benefits**

- AEC Q100 Grade 0 qualified
- Internal buck pre-regulator followed by LDO outputs
- 5.5 to 36 V V<sub>IN</sub> operating range (50 V maximum); for start/stop, cold crank, and load dump requirements
- Constant on-time (COT) buck pre-regulator
- Valley current sensing achieves shortest buck on-times
- 2.2 MHz (V<sub>IN</sub>-adjusted) switching frequency
- 5 V internal low-dropout tracking linear regulator with foldback short circuit and short-to-battery protections
- 5 V internal low-dropout linear regulator with foldback short circuit protection
- 3.3 V external FET controller/driver with programmable current limit and foldback short circuit protection
- 1.2 V/1.5 V/1.8 V external FET controller/driver with programmable current limit and foldback protection
- Power-on reset (NPOR) with adjustable rising delay
- Logic enable input (ENB) for microprocessor control
- Ignition enable input (ENBAT) for remote startup
- Ignition status indicator (ENBATS) output
- Buck pulse-by-pulse overcurrent protection
- Buck LX short circuit protection (latched)
- Missing asynchronous diode protection (latched)
- UVLO for VIN, charge pump, and the internal rail
- Thermal shutdown protection
- -40°C to 150°C junction temperature range

### Package: 24-pin TSSOP with exposed thermal pad (suffix LP)



Not to scale

#### **Description**

The A4407 is an automotive power management IC that uses a 2.2 MHz constant on-time (COT) buck pre-regulator to supply a 5 V linear regulator, a 5 V tracking/protected linear regulator, a 3.3 V linear FET controller/driver, and a 1.2 V/1.5 V/1.8 V linear FET controller/driver. The A4407 provides a pin to set the master reference for the 5 V tracking regulator to either the 3.3 V or the 5 V output. The on-time of the buck is internally adjusted as a function of  $V_{\rm IN}$  to maintain the 2.2 MHz switching frequency. Efficient operation is achieved by using the buck pre-regulator to drop the input voltage before supplying the linear regulators. Designed to supply CAN and microprocessor power supplies in high temperature environments, the A4407 is ideal for under hood applications.

The switching regulator is designed to operate at a nominal switching frequency of 2.2 MHz. The high switching frequency enables the customer to select low value inductors and ceramic capacitors while avoiding EMI in the AM frequency band.

Protection features include: undervoltage lockout, pulse-by-pulse current limit, LX short circuit protection, and thermal shutdown. In case of a shorted load all linear regulators feature foldback overcurrent protection. In addition, the V5P output is protected from a short-to-battery event. The A4407 features both a logic level and a high-voltage (current and voltage limited) enable input. The A4407 also features a power-on-reset (NPOR) output with adjustable delay for microprocessor control.

The A4407 is supplied in a low profile (1.1 mm) 24-lead TSSOP package with exposed pad for enhanced thermal dissipation (suffix LP). The package is lead (Pb) free with 100% matte-tin leadframe plating.

#### **Applications:**

Automotive Control Modules, such as:

- Electronic power steering (EPS)
- Transmission control (TCU)
- Antilock braking (ABS)
- Emissions control

#### Simplified Functional Block Diagram



### A4407

## 2.2 MHz Constant On-Time Buck Regulator With Two External and Two Internal Linear Regulators

#### **Selection Guide**

| Part Number  | Operating Ambient<br>Temperature Range<br>T <sub>A</sub> , (°C) | Package                               | Packing*                       | Leadframe<br>Plating |
|--------------|-----------------------------------------------------------------|---------------------------------------|--------------------------------|----------------------|
| A4407KLPTR-T | -40 to 135                                                      | 24-pin TSSOP with exposed thermal pad | 4000 pieces per<br>13-in. reel | 100% matte tin       |



#### **Absolute Maximum Ratings\***

| Characteristic                                       | Symbol           | Notes                                                                                                              | Rating                       | Unit |
|------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------|------|
| VIN Pin                                              |                  |                                                                                                                    | -0.3 to 50                   | V    |
| LVDia                                                |                  |                                                                                                                    | -0.3 to 50                   | V    |
| LX Pin                                               | $V_{LX}$         | t < 250 ns                                                                                                         | -1.5                         | V    |
| VCP, CP1, CP2 Pins                                   |                  |                                                                                                                    | -0.3 to 60                   | V    |
| ISEN- Pin                                            |                  |                                                                                                                    | -0.5 to 1                    | V    |
| ISEN+ Pin                                            |                  |                                                                                                                    | -0.5 to 0.5                  | V    |
| ENBAT Pin                                            |                  | The ENBAT pin is internally clamped to approximately 8.5 V due to an ESD protection device.                        | -0.3                         | V    |
|                                                      |                  |                                                                                                                    | -50 to 50                    | mA   |
| VREG Pin                                             |                  |                                                                                                                    | -0.3 to 8                    | V    |
| G1V2 and G3V3 Pins                                   |                  | These pins are internally clamped by an ESD protection device. Clamp voltages range from 10 V (min) to 15 V (max). | -0.3                         | V    |
| CL1V2 and CL3V3 Pins                                 |                  |                                                                                                                    | -0.3 to 10                   | V    |
| V5P Pin                                              |                  |                                                                                                                    | -0.3 to V <sub>IN</sub> +0.5 | V    |
| V5 Pin                                               |                  |                                                                                                                    | -0.3 to 7                    | V    |
| TON Pin                                              |                  |                                                                                                                    | -0.3 to 50                   | V    |
| NPOR, CPOR, ENB, ENBATS,<br>TRACK, 1V2, and 3V3 Pins |                  |                                                                                                                    | -0.3 to 7                    | V    |
| Operating Ambient Temperature                        | T <sub>A</sub>   | Range K                                                                                                            | -40 to 135                   | °C   |
| Junction Temperature                                 | TJ               |                                                                                                                    | -40 to 150                   | °C   |
| Storage Temperature Range                            | T <sub>stg</sub> |                                                                                                                    | -40 to 150                   | °C   |

<sup>\*</sup>Absolute Maximum Ratings are limiting values that should not be exceeded under worst case operating conditions or damage may occur. Stresses beyond those listed in this table may cause permanent damage to the device. The Absolute Maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to Absolute-Maximum—rated conditions for extended periods may affect device reliability.

#### **Thermal Characteristics** may require derating at maximum conditions, see application information

| Characteristic             | Symbol         | Test Conditions*                       | Value | Unit |
|----------------------------|----------------|----------------------------------------|-------|------|
| Package Thermal Resistance | $R_{	heta JA}$ | On 4-layer PCB based on JEDEC standard | 28    | °C/W |

<sup>\*</sup>Additional thermal information available on the Allegro® website.



<sup>\*</sup>Contact Allegro® for additional packing options.

#### **Functional Block Diagram**



Protection diodes D1 and D2 are required when the V5P pin is driving a wiring harness (or excessively long PCB trace) where parasitic inductance will cause the voltage at the V5P to momentarily transition above VIN or below ground during a fault condition.



#### **Pin-out Diagram**



#### **Terminal List Table**

| Number | Name   | Function                                                            |
|--------|--------|---------------------------------------------------------------------|
| 1      | VCP    | Charge pump reservoir capacitor                                     |
| 2      | VIN    | Input voltage                                                       |
| 3      | GND    | Ground                                                              |
| 4      | TON    | Buck regulator on-time programming pin                              |
| 5      | ENBAT  | Ignition enable input from the key/switch via a 1 kΩ resistor       |
| 6      | ENB    | Logic enable input from the microcontroller                         |
| 7      | ENBATS | Open drain ignition status output                                   |
| 8      | NPOR   | Open-drain fault indication output; active low                      |
| 9      | CPOR   | NPOR delay programming pin                                          |
| 10     | TRACK  | Sets the V5P tracking to either the 3V3 or V5 linear regulator      |
| 11     | V5     | 5 V regulator output                                                |
| 12     | V5P    | 5 V tracking/protected regulator output                             |
| 13     | 1V2    | 1.2 V/1.5 V/1.8 V regulator output                                  |
| 14     | G1V2   | Gate driver to the external MOSFET for 1.2 V/1.5 V/1.8 V regulation |
| 15     | CL1V2  | 1.2 V/1.5 V/1.8 V current sense/limit input                         |
| 16     | 3V3    | 3.3 V regulator output                                              |
| 17     | G3V3   | Gate driver to the external MOSFET for 3.3 V regulation             |
| 18     | CL3V3  | 3.3 V current sense/limit input                                     |
| 19     | VREG   | Buck regulator DC output and input to the 3.3 V external regulator  |
| 20     | ISEN-  | Buck negative current sense pin, sense resistor and diode node      |
| 21     | ISEN+  | Buck positive current sense pin, sense resistor/ground node         |
| 22     | LX     | Buck regulator switching node                                       |
| 23     | CP1    | Charge pump capacitor connection                                    |
| 24     | CP2    | Charge pump capacitor connection                                    |
| _      | PAD    | Exposed thermal pad for enhanced heat dissipation                   |



### A4407

### 2.2 MHz Constant On-Time Buck Regulator With Two External and Two Internal Linear Regulators

**ELECTRICAL CHARACTERISTICS** Valid at  $5.5 \text{ V} < \text{V}_{\text{IN}} < 36 \text{ V}, -40^{\circ}\text{C} < \text{T}_{\text{J}} < 150^{\circ}\text{C}$ ; unless otherwise specified

| Characteristic                        | Symbol                  | Test Conditions                                                                                                   | Min. | Тур. | Max. | Unit |
|---------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| General Specifications                | ·                       |                                                                                                                   | •    |      | •    |      |
| Functional Input Voltage              | V <sub>IN(FUNC)</sub>   | A4407 functional, parameters not guaranteed                                                                       | 5.5  | _    | 46   | V    |
| Operating Input Voltage               | V <sub>IN(OP)</sub>     |                                                                                                                   | 5.5  | 13.5 | 36   | V    |
| Sumply Opinsont Compatt               | IQ                      | $V_{IN}$ = 13.5 V, $V_{IGN}$ > $V_{IGN(H)}$ or $V_{ENB}$ > $V_{ENB(H)}$ , no load on VREG                         | _    | 10   | -    | mA   |
| Supply Quiescent Current <sup>1</sup> | I <sub>Q(SLEEP)</sub>   | $V_{\rm IN}$ = 13.5 V, $V_{\rm IGN}$ < $V_{\rm IGN(L)}$ and $V_{\rm ENB}$ < $V_{\rm ENB(L)}$ , no load on VREG    | _    | _    | 10   | μA   |
| Buck Switching Regulator (VREC        | G)                      |                                                                                                                   |      |      |      |      |
| Switcher Output – Regulating          | V <sub>REG(PWM)</sub>   | V <sub>IN(SWNOM)</sub> < V <sub>IN</sub> < 27 V, V <sub>ENB</sub> = high,<br>100 mA < I <sub>VREG</sub> < 1100 mA | 5.30 | 5.45 | 5.60 | ٧    |
| Switcher Output – Dropout             | V                       | $V_{\rm IN}$ = 5.5 V, LX at 100% duty cycle, $I_{\rm VREG}$ = 1100 mA                                             | 5.03 | -    | -    | V    |
| Switcher Output – Dropout             | V <sub>REG(100%)</sub>  | $V_{\rm IN}$ = 6.4 V and LX at 100% duty cycle, $I_{\rm VREG}$ = 200 mA                                           | _    | _    | 6.38 | ٧    |
|                                       | T <sub>SW(L)</sub>      | $V_{IN(SWL)} < V_{IN} < V_{IN(SWNOM)}$ , $R_{TON} = 412 \text{ k}\Omega$                                          | -    | 1.6  | -    | μs   |
| Switcher Period <sup>2</sup>          | T <sub>SW(NOM)</sub>    | $V_{IN(SWNOM)} < V_{IN} < V_{IN(SWH)}, R_{TON} = 412 \text{ k}\Omega$                                             | _    | 450  | -    | ns   |
|                                       | T <sub>SW(H)</sub>      | $V_{IN(SWH)}$ < $V_{IN}$ < 36 V, $R_{TON}$ = 412 k $\Omega$                                                       | _    | 1.6  | -    | μs   |
|                                       |                         | $V_{IN} = 7.5 \text{ V}, R_{TON} = 412 \text{ k}\Omega$                                                           | 1030 | 1290 | 1550 | ns   |
| Consisted an On Time                  |                         | $V_{IN}$ = 13.5 V, $R_{TON}$ = 412 k $\Omega$                                                                     | 160  | 200  | 240  | ns   |
| Switcher On-Time                      | t <sub>ON</sub>         | V <sub>IN</sub> = 27 V, R <sub>TON</sub> = 412 kΩ                                                                 | 80   | 118  | 135  | ns   |
|                                       |                         | V <sub>IN</sub> = 35 V, R <sub>TON</sub> = 412 kΩ                                                                 | 225  | 280  | 335  | ns   |
|                                       | V <sub>IN(SWL)</sub>    | V <sub>IN</sub> falling, T <sub>SW</sub> changes from T <sub>SW(L)</sub> to 100% duty cycle                       | 6.2  | 6.5  | 6.8  | V    |
| Switcher Period Threshold             | V <sub>IN(SWNOM)</sub>  | $V_{IN}$ falling, $T_{SW}$ changes from $T_{SW(NOM)}$ to $T_{SW(L)}$                                              | 8.0  | 8.6  | 9.2  | ٧    |
|                                       | V <sub>IN(SWH)</sub>    | $V_{\text{IN}}$ rising, $T_{\text{SW}}$ changes from $T_{\text{SW(NOM)}}$ to $T_{\text{SW(H)}}$                   | 28   | 31   | 34   | >    |
|                                       | V <sub>IN(SWL)hys</sub> | Relative to the VIN voltage that initially caused the switcher period to change                                   | _    | 250  | -    | mV   |
| Switcher Period Hysteresis            | V <sub>IN(SWNOM)</sub>  | Relative to the VIN voltage that initially caused the switcher period to change                                   | _    | 250  | _    | mV   |
|                                       | V <sub>IN(SWH)hys</sub> | Relative to the VIN voltage that initially caused the switcher period to change                                   | -    | 700  | -    | mV   |
| Switch On-Resistance                  | P                       | $T_J = 25^{\circ}C, I_{DS} = 0.1 A$                                                                               | _    | 135  | 180  | mΩ   |
| Owiter Off-Nesistance                 | R <sub>DS(on)</sub>     | $T_J = 150^{\circ}C, I_{DS} = 0.1 A$                                                                              | _    | 270  | 360  | mΩ   |
| Minimum On-Time                       | t <sub>ON(min)</sub>    | $V_{IN}$ = 13.5 V, $R_{TON}$ = 49.9 k $\Omega$                                                                    | _    | 65   | 90   | ns   |
| Minimum Off-Time                      | t <sub>OFF(min)</sub>   | V <sub>IN</sub> = 13.5 V                                                                                          | 85   | 110  | 140  | ns   |

Continued on the next page...



ELECTRICAL CHARACTERISTICS (continued) Valid at 5.5 V < V<sub>IN</sub> < 36 V, -40°C < T<sub>I</sub> < 150°C; unless otherwise specified

| Characteristic                                 | Symbol                  | Test Conditions                                                                                               | Min.  | Тур.  | Max.  | Unit |
|------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| Buck Switching Regulator (VREG) (c             | ontinued)               |                                                                                                               |       |       |       |      |
| Current Feedback Gain <sup>2</sup>             | G <sub>ISEN</sub>       |                                                                                                               | _     | 4.0   | _     | V/V  |
| Error Amplifier Transconductance <sup>2</sup>  | g <sub>m</sub>          |                                                                                                               | _     | 7.5   | _     | μΑ/V |
| Error Amplifier Open Loop Gain <sup>2</sup>    | AV <sub>OL</sub>        |                                                                                                               | _     | 57    | _     | dB   |
| 0 dB Crossover Frequency <sup>2</sup>          | f <sub>C</sub>          | $V_{IN}$ = 13.5 V, $R_{SENSE}$ = 300 mΩ, $C_{O}$ = 10 μF, $R_{L}$ = 5.5 Ω                                     | _     | 65    | _     | kHz  |
| Soft Start Ramp Time                           | t <sub>SS</sub>         |                                                                                                               | _     | 10    | _     | ms   |
| 5 V and 5VP Linear Regulators                  | •                       |                                                                                                               | •     |       |       |      |
| V5 Accuracy and Load Regulation                | err <sub>V5</sub>       | 10 mA < I <sub>V5</sub> < 215 mA, V <sub>REG</sub> ≥ 5.25 V                                                   | 4.9   | 5.0   | 5.1   | V    |
| V5P Accuracy and Load Regulation               | err <sub>V5P</sub>      | 10 mA < I <sub>V5P</sub> < 280 mA, V <sub>REG</sub> ≥ 5.25 V                                                  | 4.9   | 5.0   | 5.1   | V    |
| V5P/3V3 Tracking Ratio                         |                         | V <sub>V5P</sub> / V <sub>3V3</sub>                                                                           | 1.507 | 1.515 | 1.523 | _    |
| V5P/3V3 Tracking Accuracy                      | err <sub>Track3V3</sub> | 2.69 V < V <sub>3V3</sub> < 3.37 V, I <sub>V5P</sub> = 75 mA,<br>5.5 V < V <sub>IN</sub> < 27 V               | -0.5  | _     | +0.5  | %    |
| NEDAGE T. I. A. 2                              |                         | I <sub>V5P</sub> = I <sub>V5</sub> = 75 mA, 5.5 V < V <sub>IN</sub> < 27 V,<br>-20°C < T <sub>J</sub> < 150°C | -25   | _     | +25   | mV   |
| V5P/V5 Tracking Accuracy <sup>3</sup>          | err <sub>TrackV5</sub>  | $I_{V5P} = I_{V5} = 75 \text{ mA}, 5.5 \text{ V} < V_{IN} < 27 \text{ V},$<br>$T_J = -40 ^{\circ}\text{C}$    | -32   | -32 - | +32   | mV   |
| 3.3 V Linear Regulator and FET Drive           | er                      |                                                                                                               |       |       |       |      |
| 3V3 Accuracy                                   | err <sub>3V3</sub>      | 10 mA < I <sub>3V3</sub> < 700 mA                                                                             | 3.23  | 3.30  | 3.37  | V    |
| 3V3 Input Resistance                           | R <sub>IN3V3</sub>      |                                                                                                               | _     | 300   | _     | kΩ   |
| G3V3 Source Current <sup>1</sup>               | I <sub>G3V3(SRC)</sub>  | V <sub>3V3</sub> = 3.0 V, V <sub>G3V3</sub> = V <sub>G3V3(MAX)</sub> – 1 V                                    | -160  | -320  | -480  | μA   |
| G3V3 Sink Current <sup>1</sup>                 | I <sub>G3V3(SINK)</sub> | V <sub>3V3</sub> = 3.6 V, V <sub>G3V3</sub> = 6 V                                                             | 0.5   | 4     | _     | mA   |
| G3V3 Maximum Voltage                           | V <sub>G3V3(MAX)</sub>  | V <sub>3V3</sub> = 3.0 V                                                                                      | 9     | _     | 15    | V    |
| G3V3 Minimum Voltage                           | V <sub>G3V3(MIN)</sub>  | V <sub>3V3</sub> = 3.6 V                                                                                      | _     | 0.7   | 1.0   | V    |
| G3V3 Output Impedance <sup>2</sup>             | R <sub>OUT(G3V3)</sub>  |                                                                                                               | _     | 175   | _     | Ω    |
| 3V3 External FET Gate Capacitance <sup>2</sup> | C <sub>ISS3V3</sub>     |                                                                                                               | 250   | _     | 5200  | pF   |
| 1.2 V/1.5 V/1.8 V Linear Regulator an          | d FET Drive             | r                                                                                                             |       |       |       |      |
| 1V2 Accuracy                                   | err <sub>1V2</sub>      | 10 mA < I <sub>1V2</sub> < 500 mA                                                                             | 1.174 | 1.205 | 1.236 | V    |
| 1V2 Bias Current <sup>1</sup>                  | I <sub>1V2</sub>        |                                                                                                               | -     | -100  | -     | nA   |
| G1V2 Source Current <sup>1</sup>               | I <sub>G1V2(SRC)</sub>  | $V_{1V2} = 0.9 \text{ V}, V_{G1V2} = V_{G1V2(MAX)} - 1V$                                                      | -120  | -240  | -360  | μA   |
| G1V2 Sink Current <sup>1</sup>                 | I <sub>G1V2(SINK)</sub> | V <sub>1V2</sub> = 1.5 V, V <sub>G1V2</sub> = 6 V                                                             | 0.5   | 3     | _     | mA   |
| G1V2 Maximum Voltage                           | V <sub>G1V2(MAX)</sub>  | V <sub>1V2</sub> = 0.9 V                                                                                      | 9     | _     | 15    | V    |
| G1V2 Minimum Voltage                           | V <sub>G1V2(MIN)</sub>  | V <sub>1V2</sub> = 1.5 V                                                                                      | _     | 0.7   | 1.0   | V    |
| G1V2 Output Impedance <sup>2</sup>             | R <sub>OUT(G1V2)</sub>  |                                                                                                               | _     | 175   | _     | Ω    |
| 1V2 External FET Gate Capacitance <sup>2</sup> | C <sub>ISS1V2</sub>     |                                                                                                               | 250   | _     | 3900  | pF   |
| Charge Pump (VCP)                              |                         |                                                                                                               |       |       |       |      |
| VCP Output Voltage                             | ΔV <sub>CP</sub>        | V <sub>CP</sub> - V <sub>IN</sub>                                                                             | 4.1   | 6.6   | _     | V    |
| VCP Switching Frequency                        | f <sub>SW(CP)</sub>     |                                                                                                               | _     | 100   | _     | kHz  |

Continued on the next page...



### A4407

# 2.2 MHz Constant On-Time Buck Regulator With Two External and Two Internal Linear Regulators

**ELECTRICAL CHARACTERISTICS (continued)** Valid at  $5.5 \text{ V} < \text{V}_{\text{IN}} < 36 \text{ V}, -40 ^{\circ}\text{C} < \text{T}_{\text{J}} < 150 ^{\circ}\text{C}$ ; unless otherwise specified

| Characteristic                       | Symbol                   | ool Test Conditions                                                                                                                                                                                                                                          |     | Тур. | Max. | Unit |
|--------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| Logic Enable Input (ENB)             |                          |                                                                                                                                                                                                                                                              |     |      |      |      |
| END I asia lagast Threehold          | V <sub>ENB(H)</sub>      | V <sub>ENB</sub> rising                                                                                                                                                                                                                                      | _   | _    | 2.0  | V    |
| ENB Logic Input Threshold            | V <sub>ENB(L)</sub>      | V <sub>ENB</sub> falling                                                                                                                                                                                                                                     | 0.8 | _    | _    | V    |
| ENB Logic Input Current <sup>1</sup> | I <sub>ENB(IN)</sub>     | V <sub>ENB</sub> = 3.3 V                                                                                                                                                                                                                                     | _   | _    | 100  | μA   |
| ENB Pulldown Resistance              | R <sub>ENB</sub>         |                                                                                                                                                                                                                                                              | _   | 60   | _    | kΩ   |
| Ignition Enable Input (ENBAT) and    | d Ignition Statu         | s Output (ENBATS)                                                                                                                                                                                                                                            |     |      |      |      |
| CAIDAT and CAIDATO Threahalds        | V <sub>IGN(H)</sub>      | $V_{IGN}$ rising via a 1 k $\Omega$ series resistance, measure $V_{IGN}$ when IQ occurs                                                                                                                                                                      | _   | 3.3  | 4.0  | V    |
| ENBAT and ENBATS Thresholds          | V <sub>IGN(L)</sub>      | $V_{IGN}$ falling via a 1 k $\Omega$ series resistance, measure $V_{IGN}$ when $I_{Q(SLEEP)}$ occurs                                                                                                                                                         | 2.2 | 2.7  | -    | V    |
| ENDAT logget Company                 |                          | V <sub>IGN</sub> = 5.5 V via a 1 kΩ series resistance                                                                                                                                                                                                        | _   | 50   | 100  | μA   |
| ENBAT Input Current <sup>1</sup>     | I <sub>ENBAT(IN)</sub>   | V <sub>IGN</sub> = 0.8 V via a 1 kΩ series resistance                                                                                                                                                                                                        | 0.5 | _    | 5    | μA   |
| ENBAT Input Resistance               | R <sub>ENBAT</sub>       |                                                                                                                                                                                                                                                              | _   | 650  | -    | kΩ   |
| ENBATS Output Voltage                | V <sub>ENBATS(L)</sub>   | I <sub>ENBATS</sub> = 4 mA                                                                                                                                                                                                                                   | _   | _    | 400  | mV   |
| ENBATS Leakage Current <sup>1</sup>  | I <sub>ENBATS(LKG)</sub> | V <sub>ENBATS</sub> = 3.3 V                                                                                                                                                                                                                                  | _   | _    | 1    | μA   |
| ENBATS Turn-On Delay                 | t <sub>ENBATS</sub>      | Sleep mode to V <sub>ENBATS</sub> = 3.3 V                                                                                                                                                                                                                    | _   | 11   | -    | ms   |
| TRACK Input                          |                          |                                                                                                                                                                                                                                                              |     |      |      |      |
| TDAOK Valta as Three-lad             | V <sub>TRACK(H)</sub>    | V <sub>TRACK</sub> rising                                                                                                                                                                                                                                    | _   | _    | 2.0  | V    |
| TRACK Voltage Threshold              | V <sub>TRACK(L)</sub>    | V <sub>TRACK</sub> falling                                                                                                                                                                                                                                   | 0.8 | _    | _    | V    |
| TRACK Bias Current <sup>1</sup>      | I <sub>TRACK(BIAS)</sub> |                                                                                                                                                                                                                                                              | _   | -100 | _    | μΑ   |
| NPOR Output                          |                          |                                                                                                                                                                                                                                                              |     |      |      |      |
| NPOR Power-Up Delay                  | t <sub>NPOR</sub>        | C <sub>POR</sub> = 0.22 μF                                                                                                                                                                                                                                   | _   | 20   | -    | ms   |
|                                      |                          | $V_{\text{ENB}}$ = high or $V_{\text{ENBAT}}$ = high,<br>$V_{\text{REG}} < V_{\text{REGUV(L)}}$ or $V_{3V3} < V_{3V3UV(L)}$ ,<br>$I_{\text{NPOR}} \le 4\text{mA}$                                                                                            | _   | _    | 400  | mV   |
| NPOR Output Voltage                  | V <sub>NPOR(L)</sub>     | $V_{\text{ENBAT}} = \text{low}, V_{\text{ENB}} \text{ transitioning low}, \\ V_{\text{REG}} = 5.45 \text{ V}, I_{\text{NPOR}} \le 0.3 \text{ mA}, \\ 0.8 \text{ V} < V_{3V3} < \text{err}_{3V3}, 0^{\circ}\text{C} \le T_{\text{J}} \le 150^{\circ}\text{C}$ | _   | 350  | 800  | mV   |
|                                      |                          | $V_{ENBAT}$ = low, $V_{ENB}$ transitioning low,<br>$V_{REG}$ = 5.45 V, $I_{NPOR} \le 0.3$ mA,<br>1.0 V < $V_{3V3}$ < err <sub>3V3</sub> , -40°C $\le T_{J} \le 150$ °C                                                                                       | 80  | 800  | mV   |      |
| NPOR Leakage Current <sup>1</sup>    | I <sub>NPOR(LEAK)</sub>  | $V_{NPOR} = 3.3 V$                                                                                                                                                                                                                                           | _   | _    | 1    | μΑ   |
| CPOR Characteristics                 |                          |                                                                                                                                                                                                                                                              |     |      |      |      |
| CPOR Charge Current <sup>1</sup>     | I <sub>CPOR(SRC)</sub>   |                                                                                                                                                                                                                                                              | _   | -13  | _    | μΑ   |
| CPOR Voltage Threshold               | V <sub>CPOR(H)</sub>     | V <sub>CPOR</sub> rising                                                                                                                                                                                                                                     | 1.0 | 1.2  | 1.4  | V    |

Continued on the next page...



### A4407

### 2.2 MHz Constant On-Time Buck Regulator With Two External and Two Internal Linear Regulators

ELECTRICAL CHARACTERISTICS (continued) Valid at 5.5 V < V<sub>IN</sub> < 36 V, -40°C < T<sub>J</sub> < 150°C; unless otherwise specified

|                                                                           | Symbol                   | Symbol Test Conditions                                                                        |      | Тур. | Max. | Unit |
|---------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------|------|------|------|------|
| NPOR Thresholds                                                           |                          |                                                                                               |      |      |      |      |
| \(\(\text{DEO}\) \(\text{II}\) \(\text{O}\) \(\text{Theory of the late}\) | V <sub>REGUV(H)</sub>    | V <sub>REG</sub> rising, NPOR transitions high                                                | 4.80 | 5.00 | 5.20 | V    |
| VREG UVLO Thresholds                                                      | V <sub>REGUV(L)</sub>    | V <sub>REG</sub> falling, NPOR transitions low                                                | 4.75 | 4.94 | 5.14 | V    |
| VREG UVLO Hysteresis                                                      | V <sub>REGUVHYS</sub>    |                                                                                               | _    | 60   | _    | mV   |
| 3V3 UVLO Thresholds                                                       | V <sub>3V3UV(H)</sub>    | V <sub>3V3</sub> rising, NPOR transitions high                                                | 2.80 | 2.95 | 3.10 | V    |
| 3V3 UVEO TITIESTICIAS                                                     | V <sub>3V3UV(L)</sub>    | V <sub>3V3</sub> falling, NPOR transitions low                                                | _    | 2.83 | _    | V    |
| 3V3 UVLO Hysteresis                                                       | V <sub>3V3UVHYS</sub>    |                                                                                               | _    | 125  | -    | mV   |
| 1V2 UVLO Thresholds                                                       | V <sub>1V2UV(H)</sub>    | Measured as percentage of err <sub>1V2</sub> ; V <sub>1V2</sub> rising, NPOR transitions high | 85   | 89   | 93   | %    |
| TV2 UVLO TITIESTIOIOS                                                     | V <sub>1V2UV(L)</sub>    | Measured as percentage of err <sub>1V2</sub> ; V <sub>1V2</sub> falling, NPOR transitions low | _    | 84   | _    | %    |
| 1V2 UVLO Hysteresis                                                       | V <sub>1V2UVHYS</sub>    |                                                                                               | _    | 5    | _    | %    |
| Buck (VREG) Current Protection                                            |                          |                                                                                               |      |      |      |      |
| VREG ISEN Voltage Threshold                                               | V <sub>ISEN(th)</sub>    | V <sub>ISEN+</sub> - V <sub>ISEN-</sub>                                                       | 265  | 350  | 435  | mV   |
| VREG Valley Current Limit                                                 | I <sub>LIM(VALLEY)</sub> | $R_{SENSE}$ = 300 m $\Omega$ , $V_{IN} > V_{INSW(L)}$                                         | 883  | 1167 | 1450 | mA   |
| VREG Peak Current Limit                                                   | I <sub>LIM(PEAK)</sub>   |                                                                                               | 3.0  | 5.5  | _    | Α    |
| 3.3 V Overcurrent Protection                                              |                          |                                                                                               |      |      |      |      |
| 3V3 Overcurrent Threshold                                                 | V <sub>CL3V3</sub>       | V <sub>REG</sub> – V <sub>CL3V3</sub>                                                         | 210  | 235  | 280  | mV   |
| 3V3 Current Limit                                                         | I <sub>3V3LIM</sub>      | $R_{CL3V3}$ = 300 m $\Omega$                                                                  | 700  | 783  | _    | mA   |
| 3V3 Foldback Threshold                                                    | I <sub>3V3FB</sub>       | $V_{3V3} = 0 \text{ V}, V_{REG} - V_{CL3V3}$                                                  | 48   | 65   | 90   | mV   |
| 1.2 V/1.5 V/1.8 V Overcurrent Prote                                       | ction                    |                                                                                               |      |      |      |      |
| 1V2 Overcurrent Threshold                                                 | V <sub>CL1V2</sub>       | $V_{1V2} = 1.2 \text{ V}, V_{3V3} - V_{CL1V2}$                                                | 179  | 218  | 245  | mV   |
| 1V2 Current Limit                                                         | I <sub>1V2LIM</sub>      | $R_{CL1V2}$ = 390 m $\Omega$                                                                  | 459  | 559  | _    | mA   |
| 1V2 Foldback Threshold                                                    | I <sub>1V2FB</sub>       | $V_{1V2} = 0 V, V_{3V3} - V_{CL1V2}$                                                          | 45   | 60   | 84   | mV   |
| 5VP Overcurrent Protection                                                |                          |                                                                                               |      |      |      |      |
| V5P Current Limit <sup>1</sup>                                            | I <sub>V5PLIM</sub>      | $V_{V5P} = 5 V$                                                                               | -280 | -415 | _    | mA   |
| V5P Foldback Current <sup>1</sup>                                         | I <sub>V5PFB</sub>       | $V_{V5P} = 0 V$                                                                               | -70  | -110 | -150 | mA   |
| 5V Overcurrent Protection                                                 |                          |                                                                                               |      |      |      |      |
| V5 Current Limit <sup>1</sup>                                             | I <sub>V5LIM</sub>       | V <sub>V5</sub> = 5 V                                                                         | -215 | -310 | _    | mA   |
| V5 Foldback Current <sup>1</sup>                                          | I <sub>V5FB</sub>        | V <sub>V5</sub> = 0 V                                                                         | -74  | -92  | -135 | mA   |
| Thermal Protection                                                        |                          |                                                                                               |      |      |      |      |
| Thermal Shutdown Threshold                                                | T <sub>JTSD</sub>        | T <sub>J</sub> rising                                                                         | 155  | 170  | _    | °C   |
| Thermal Shutdown Hysteresis                                               | T <sub>JTSDHYS</sub>     |                                                                                               | _    | 20   | _    | °C   |

<sup>&</sup>lt;sup>1</sup>For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



<sup>&</sup>lt;sup>2</sup>Ensured by design and characterization, not production tested.

<sup>3-20°</sup>C ensured by design and characterization, not production tested.

#### **Characteristic Performance**













11

10

-40

-20

0

### 2.2 MHz Constant On-Time Buck Regulator With Two External and Two Internal Linear Regulators

**ENBAT Start / Stop Thresholds versus Temperature** 



**ENABLE Start / Stop Thresholds versus Temperature** 



**CPOR Charging Current versus Temperature** 15 CPOR Charging Current (uA) 14 13 12







60

80

100

120



1V2 and 3V3 Overcurrent Threshold versus Temperature





#### **Functional Description**

#### Overview

The A4407 contains a constant on-time (COT), buck switching pre-regulator with valley sensing current mode control, two integrated 5 V linear regulators, and two N-channel FET drivers: one for a 1.2 V, 1.5 V, or 1.8 V linear regulator, and the other for a 3.3 V linear regulator. The COT converter maintains a constant output frequency because the on-time is inversely proportional to the supply voltage. As the input voltage decreases, the on-time is increased, which maintains a relatively constant period and frequency. Valley mode current control allows the converter to achieve very short on-times because current is measured during the off-time, so there is no requirement for blanking.

With very low input voltages, the buck switch transitions to a 100% duty cycle. This turns the buck switch on 100% of the time (no switching), and allows the regulator to operate in dropout mode.

The device is enabled via the logic level input (ENB) or the high voltage ignition input (ENBAT). When the device is enabled, the converter starts up under the control of a 10 ms internal soft start ramp. The two enable inputs are logically ORed together, so either of the inputs can be used to enable the device. Both inputs must be low to disable the device.

Under light load conditions, the switch enters pulse-skipping mode to ensure regulation is maintained. In order to accept a wide input voltage range, the switcher period is extended when either the minimum on- or off-time is reached, or when the input supply is at either end of its range.

The A4407 features overcurrent protection on all regulators including the VREG pre-regulator. The buck switch current limit is determined by the selection of the sense resistor between the ISENx pins. Output current from the internal 5 V and 5 V protected linear regulators is also monitored, and if shorted the outputs would fold back. The external FET drivers have current limit sensing that can be used with a sense resistor to trigger fold back protection.

#### **Buck Dropout Mode**

The topology of a COT timer is ideal for systems that have high input voltages. Because current is measured during the off-time, very short on-times can be achieved. With low input voltages,

the switcher must maintain very short off-times. To prevent the switcher from reaching its minimum off-time, the switcher is designed to enter a 100% duty cycle mode. This causes the switcher to stop acting as a buck switch. The voltage at the VREG pin then becomes simply the supply voltage minus the drop across the buck switch and inductor. In this mode, maximum available current may be lower, depending on ambient temperature and supply voltage while in dropout mode.

#### Soft Start

An internal ramp generator and counter allow the output voltages to ramp up. This limits the maximum demand on the external power supply by controlling the inrush current required to charge the external capacitor and any DC load at startup. Internally, the ramp is set to 10 ms typical. The following conditions are required to trigger a soft start:

- ENBAT or ENB transition high, and
- There is no thermal shutdown (TSD = 0), and
- 3V3 voltage is below its undervoltage lockout (UV) threshold, and
- 1V2 voltage is below its UV threshold, and
- VREG voltage is below its UV threshold

#### **Buck Pulse Width (TON)**

A resistor from the TON input to VIN sets the on-time of the converter for a given input voltage. When the supply voltage is between 8.6 and 31 V, the switcher period remains constant, based on the selected value of R<sub>TON</sub>. At voltages lower than 6.5 V, the switch is in dropout mode (100% duty cycle). Within reasonable input voltage ranges, the period of the converter is held constant. This results in a constant operating frequency across the input supply range. More information on how to choose R<sub>TON</sub> can be found in the Application Information section. The formula to calculate the on-time resistor value is:

$$t_{\rm on} = (R_{\rm TON} / V_{\rm IN}) \times 6.36 \times 10^{-12} + 5 \times 10^{-9}$$
 (ns) (1)

#### **Buck Current Sense (ISEN+, ISEN-)**

The sense inputs are used to sense the current in the buck regulator free-wheeling diode during the off-time. The value of the



sense resistor,  $R_{\mbox{\footnotesize SENSE}}$  , between the ISENx pins, can be calculated from:

$$R_{\text{SENSE}} = V_{\text{ISEN}} / I_{\text{LIM(VALLEY)}}$$
 (2)

where  $V_{ISEN}$  is documented in the Electrical Characteristics table, 350 mV typical, and  $I_{LIM(VALLEY)}$  is the lowest current measured during the off-time.

It is recommended that the current sense resistor be sized so that, at peak output current, the voltage at the ISEN– pin does not exceed –0.75 V during PWM operation (that is, a transient condition). Because the diode current is measured when the inductor current is at the valley, the average output current is greater than the  $I_{LIM(VALLEY)}$  value. The value for  $I_{LIM(VALLEY)}$  should be:

$$I_{\text{LIM(VALLEY)}} = I_{\text{OUT(avg)}} - 0.5 \times I_{\text{RIPPLE}} + K$$
 (3)

where  $I_{OUT(avg)}$  is the average of all the regulator outputs currents,  $I_{RIPPLE}$  is the inductor ripple current, and K is a design margin allowing for component tolerances.

The peak current in the switch is simply:

$$I_{\text{PEAK}} = I_{\text{LIM(VALLEY)}} + I_{\text{RIPPLE}} \tag{4}$$

Information on how to calculate the ripple current is included in the Application Information section.

#### **Buck Overcurrent Protection**

The converter utilizes pulse-by-pulse valley current limiting, which is activated when the current through the sense resistor (that is, the buck output current) is high enough to create —350 mV at the ISEN—pin. During an overload condition, the switch is turned on for a period determined by the constant on-time circuitry. The switch off-time is extended until the current decays to the current limit value set by the selection of the sense resistor, at which point the switch is allowed to turn-on again. Because no slope compensation is required in this control scheme, the current limit is maintained at a reasonably constant level across the input voltage range.

Figure 1 illustrates how the current is limited during an overload condition. The current decay (period with switch off) is proportional to the output voltage. As the overload is increased, the output voltage tends to decrease and the switching period increases.

#### **LX Short Circuit Protection**

If the LX node is shorted to ground, there would be a relatively high peak current in the buck MOSFET within a very short time. The A4407 protects itself by detecting the unusually high current, turning off the buck MOSFET, and latching itself off. To avoid false tripping, the current required to activate the peak current protection,  $I_{\rm LIM(PEAK)}, 5.5~{\rm A}$  typical, is set well above the normal range of currents. After peak current limiting is activated, the A4407 will be latched off until either:  $V_{\rm IN}$  is cycled below its UVLO threshold, or the A4407 is disabled (both ENBAT and ENB must be brought low) and re-enabled. NPOR is not directly activated (pulled low) by the peak current protection circuitry. However, NPOR will be in the correct state depending on the VREG, 3V3, and 1V2 outputs.



Figure 1. Buck current limiting during overload conditions: (upper) with inductor current operating at maximum load, and (lower) inductor current operating in a "soft" overload.

Time



#### **Missing Asynchronous Diode Protection**

In most high voltage asynchronous buck regulators, if the asynchronous diode is missing or damaged the LX pin will transition to a very high negative voltage when the upper MOSFET turns off, resulting in damage to the regulator. The A4407 includes protection circuitry to detect when the asynchronous diode is missing or damaged. If the LX pin becomes more negative than 1.2 V for more than 200 ns, the A4407 will latch itself in the off state to prevent damage. After a missing diode fault occurs, the latch must be reset by either cycling VIN or ENBAT or ENB. See figure 2 for the missing diode voltage threshold and time filtering versus temperature.

#### **Thermal Shutdown**

If the A4407 junction temperature becomes too high, a thermal shutdown circuit would disable the VREG output, thus protecting the A4407 from damage. When a thermal shutdown occurs, the buck regulator stops switching and the VREG voltage decays. When VREG crosses UVLO threshold for it, the NPOR signal is pulled low. Thermal shutdown is not a latched condition, so when the junction temperature cools to an acceptable level, the A4407 automatically restarts.

#### Power On Reset (NPOR)

The NPOR output is an open drain pin that can be used to signal a reset event to a DSP or microcontroller. The NPOR block actively monitors ENBAT, ENB, 3V3, 1V2, VCP, and VREG. During power-up, NPOR is held low for a programmable amount of time ( $t_{NPOR}$ ) after VREG, 3V3, and 1V2 all transition above



Figure 2. Missing diode protection versus device junction temperature

the upper UVLO threshold for each. The rising edge delay allows time for the regulators to be within specification when the DSP or microcontroller begins processing. The amount of the rising edge delay is determined by the value of the external capacitor from the CPOR pin to ground. The rising delay can be calculated from the following equation:

$$t_{\text{NPOR}} = 92.3 \times 10^3 \times C_{\text{POR}}$$
 (seconds) (5)

Any of the following conditions forces NPOR to transition low immediately (within a few microseconds):

- 3V3 voltage falls below its UVLO threshold, or
- 1V2 voltage falls below its UVLO threshold, or
- VREG voltage falls below its UVLO threshold, or
- ENBAT and ENB are both low, or
- Charge pump voltage, V<sub>CP</sub>, is too low, or
- Internal IC power rail voltage, V<sub>RAIL</sub>, is too low

When a thermal shutdown (TSD) occurs: PWM switching terminates; VREG, or 3V3, or 1V2 decay below the UVLO threshold for it; and NPOR transitions low. Thus, a TSD event indirectly causes NPOR to transition low.

When the A4407 is disabled (ENB and ENBAT are both low or  $V_{\rm IN}$  is removed) the NPOR output is held low until the voltage from the 3.3V regulator (3V3) falls below 1.0 V (see figure 3). This assumes maximum initial current (4 mA) in the NPOR open drain DMOS. The NPOR voltages would be somewhat lower for lower values of  $I_{\rm NPOR}$ .



Figure 3. NPOR and 3V3 shutdown characteristics



#### 5 V Regulator (V5)

The 5V linear regulator is provided to supply local circuitry. This regulator can deliver 310 mA typical, 215 mA minimum. When a direct short is applied to this regulator, the output current folds back to 0 V at approximately 92 mA typical (figure 4).

#### **5 V Protected Tracking Regulator (V5P)**

The 5VP linear tracking regulator is provided to supply remote circuitry such as off-board sensors. The output is monitored and in case of a short to battery condition the output is disabled and protected until the short is removed. The regulator can deliver 415 mA typical, 280 mA minimum. When a direct short is

applied to this regulator, the output the current folds back to 0 V at approximately 110 mA typical (figure 5).

The V5P regulator is designed to track the either the 3V3 output or the V5 output. The V5P master reference is set by the status of the TRACK pin. The V5P regulator will track the 3.3V output to within  $\pm 0.5\%$  and the V5 output to within  $\pm 25$  mV under normal steady state operating conditions. If the master reference (either 3V3 or V5) is decreasing, the V5P regulator will accurately track the master reference down to the point at which the master reference crosses its undervoltage threshold (either  $V_{3V3UV(L)}$  or  $V_{1V2UV(L)}$  in the Electrical Characteristic tables).



Figure 4. Fold back current limiting of the 5 V regulator



Figure 5. Fold back current limiting of the 5VP regulator

Figures 6 and 7 show the A4407 operation when the V5P pin is shorted to ground and  $V_{\rm IN}$  (battery). In both cases, the V5P output is disabled and/or disconnected while the other outputs (VREG, V5, V33, and 1V5) remain active.

#### Tracking Control

The TRACK input sets the master reference for the V5P tracking regulator. TRACK is meant to be either connected to ground or left unconnected by the PCB routing. When TRACK is left unconnected, it is pulled high by an internal current source and V5P tracks the 3V3 regulator. When TRACK is connected to ground, then V5P tracks the V5 regulator.

#### 3V3 Linear Regulator (3V3)

A 3.3 V linear regulator can be implemented using an external MOSFET. In the event the 3.3 V regulator output is shorted to



Figure 6. V5P shorted to ground in 5  $\mu$ s (D<sub>V5P</sub> is populated); shows V<sub>REG</sub> (ch1, 2 V/div.), V<sub>3V3</sub> (ch2, 1 V/div.), V<sub>V5</sub> (ch3, 2 V/div.), V<sub>1V5</sub> (ch4, 1 V/div.), V<sub>V5P</sub> (ch5, 2 V/div.), t = 10  $\mu$ s/div.

ground, the A4407 protects the external MOSFET by folding back when the programmed current limit,  $I_{3V3LIM}$ , is exceeded. The current limit is determined by the voltage developed across the external sense resistor,  $R_{CL1}$ , shown in the Functional Block diagram. The 3.3 V regulator current limit can be calculated using the following formula:

$$I_{3\text{V3LIM}} = V_{\text{CL3V3}} / R_{\text{CL1}} \tag{6}$$

where  $V_{CL3V3}$  is documented in the Electrical Characteristics table, 235 mV typical. Usually,  $R_{CL1}$  has a fairly low value so it will not dissipate significant power ( $^{1}/_{4}$  W should be adequate) but the tolerance should be 1% or less. When  $I_{3V3LIM}$  is exceeded, the maximum load current through the external MOSFET is folded back to 27% typical of  $I_{3V3LIM}$  as shown in figure 8.



Figure 7. V5P is shorted to a 25 V battery; shows  $V_{VREG}$  (ch1, 2 V/div.),  $V_{3V3}$  (ch2, 2 V/div.), VIN pin (ch3, 5 V/div.),  $V_{V5P}$  (ch4, 5 V/div.), t = 10  $\mu$ s/div.



Figure 8. Fold back current limiting of the 3V3 regulator



#### 1.2 V/1.5 V/1.8 V Linear Regulator (1V2)

A 1.2 V, 1.5 V, or 1.8 V linear regulator can be implemented using an external MOSFET. In the event this regulator output is shorted to ground, the A4407 protects the external MOSFET by folding back when the programmed current limit,  $I_{1V2LIM}$ , is exceeded. The current limit is determined by the voltage developed across the external sense resistor,  $R_{CL2}$ , shown in the Functional Block diagram. The 1.2 V/1.5 V/1.8 V regulator current limit can be calculated using the following formula:

$$I_{1\text{V2LIM}} = V_{\text{CL1V2}} / R_{\text{CL2}} \tag{7}$$

where  $V_{CL1V2}$  is documented in the Electrical Characteristic table, 218 mV typical. Usually  $R_{CL2}$  has a fairly low value so it will not dissipate significant power ( $^{1}/_{4}W$  should be adequate) but the tolerance should be 1% or less. When  $I_{1V2LIM}$  is exceeded, the maximum load current through the external MOSFET is folded back to 27% typical of  $I_{1V2LIM}$ , as shown in figure 9.

This regulator is designed to provide 1.2 V, but by using an external resistive divider between  $V_{OUT1V2}$  and the 1V2 pin, other voltages can be achieved, such as 1.5 V or 1.8 V.

#### **Charge Pump**

The charge pump is used to generate a supply above  $V_{IN}$ . A 0.22  $\mu F$  monolithic ceramic capacitor should be connected between VCP and VIN to act as a reservoir to run the internal DMOS and the external MOSFETs. The VCP voltage is internally monitored to ensure that the switching regulator would be disabled in the case of a fault condition. A 0.22  $\mu F$  ceramic monolithic capacitor should be connected between CP1 and CP2.

#### **ENBAT**

ENBAT is a level-triggered enable input, used to enable the device based on a high voltage ignition or battery switch (via a 1 k $\Omega$  resistor). The ENBAT comparator thresholds are  $V_{IGN(L)}$  = 2.2 V minimum and  $V_{IGN(H)}$  = 4.0 V maximum. ENBAT is used only as a momentary switch to enable, or wake up, the A4407.

The ENB and ENBAT signals are logically ORed together internally, so individually either can wake up the A4407, that is, only one of these two inputs must be pulled high in order to enable the A4407. However, when ENBAT is removed, ENB must be high to keep the A4407 enabled. If there is no need for the ignition switch, ENBAT can be pulled low, making ENB a single reset control. Power-up and power-down scenarios using these inputs are shown in figures 10 and 11.

When an external resistor and capacitor are used to form a low-pass filter to the ENBAT pin, then a 100  $\Omega$  resistor must be used to prevent the external capacitor from discharging into and damaging the ENBAT pin. See the Functional Block diagram for connection of these three components.

#### **ENBATS**

When a logic high is sensed on the ENBAT input, the ENBATS open drain output goes high, signaling to the user that the ignition input is high. When a logic low is sensed on the ENBAT input, then ENBATS transitions low. The ENBATS input logic levels are identical to the ENBAT input logic levels.

#### **ENB**

This pin can be used as an enable input from either a DSP or a microcontroller. This input has an internal pull down resistor so it can be left unconnected if not needed.



Figure 9. Fold back current limiting of the 1V2 regulator





Figure 10. Typical power-up and power-down by ENBAT and ENB with V<sub>IN</sub> = 13.5 V; ENBATS is assumed to be connected to 3V3 via a pull up resistor





Figure 11. Typical power up and power down via VIN with ENB always logic high; ENBAT and ENBATS are not used



#### **Application Information**

#### **Component Selection**

#### **Buck On-Time and Switching Frequency**

In order for the switcher to maintain regulation, the energy that is transferred to the inductor during the on-time must be transferred to the capacitor during the off-time. Because of this relationship, the load current and IR drops, as well as the input and output voltages, affect the on-time of the converter. The equation that governs switcher on-time is:

$$t_{\rm ON} = \frac{T_{\rm SW} \left[ V_{\rm REG} + (R_{\rm L} \times I_{\rm peak}) + V_{\rm f} + (R_{\rm SENSE} \times I_{\rm pt} \right]}{V_{\rm IN} + V_{\rm f} - (R_{\rm DS(on)} \times I_{\rm peak})} \quad (8)$$

The effects of the voltage drop on the inductor and trace resistance affect the switching frequency. However, the frequency variation due to these factors is small, and is covered in the variation of the switcher period, which is  $\pm 25\%$  of the target. Removing these current dependant terms simplifies the equation:

$$t_{\rm ON} = \frac{V_{\rm REG} + V_{\rm f} + (R_{\rm SENSE} \times I_{\rm peak})}{V_{\rm IN} + V_{\rm f} - (R_{\rm DS(on)} \times I_{\rm peak})} \times \frac{1}{f_{\rm SW}}$$
(9)

Be sure to use worst-case sense voltage and forward voltage of the diode including any effects due to temperature. For the example provided, assume a 1 A converter with a supply voltage of 13.5 V. The output voltage is 5.45 V,  $V_f$  is 0.45 V,  $R_{SENSE} \times I_{peak}$  is 0.34 V,  $R_{DS(on)} \times I_{peak}$  is 0.15 V, and the target frequency is 2.2 MHz. Applying equation 9, we can solve for  $t_{ON}$ :

$$t_{\text{ON}} = \frac{5.45 \text{ (V)} + 0.45 \text{ (V)} + 0.34 \text{ (V)}}{13.5 \text{ (V)} + 0.45 \text{ (V)} - 0.15 \text{ (V)}} \times \frac{1}{2.2 \text{ (MHz)}}$$
  
= 205 ps

The formulas above describe how  $t_{\rm ON}$  changes based on input and load conditions. Because load changes are minimal and the output voltage is fixed, the only factor that affects the on-time is the input voltage. The converter is able to maintain a constant period over a varying supply voltage because the on-time changes based on the input voltage. The current into the TON pin is derived from a resistor tied to VIN, which sets the on-time proportional to the supply voltage. Selecting the resistor value based on the  $t_{\rm ON}$  calculated above is done using the following formula:

$$R_{\text{TON}} = \frac{V_{\text{IN}} \times (t_{\text{ON}} - 5 \text{ (ns)})}{6.36 \times 10^{-12}}$$
 (10)

When the resistor is selected and a suitable  $t_{ON}$  is found,  $t_{ON}$  must be demonstrated that it does not, under worst-case conditions, exceed the minimum on-time or minimum off-time of the converter. The minimum on-time occurs at maximum input voltage and minimum load. The maximum off-time occurs at minimum supply voltage and maximum load. For supply voltages above 6.5 V but below 8.6 V, refer to the section entitled Low Voltage Operation.

#### Low Voltage Operation

The converter can run at very low input voltages; for example, with a 5.25 V output, the minimum input supply can be as low as 5.5 V. When operating at high frequencies, the on-time of the converter must be very short because the available period is short. At high input voltages the converter should not violate the minimum on-time,  $t_{\rm ON(min)}$ , and at low input voltages the converter should not violate the minimum off-time,  $t_{\rm OFF(min)}$ . Rather than limit the supply voltage range, the converter solves this problem by automatically increasing the period. With the period extended, the converter does not violate the minimum on-time or off-time specifications. If the input voltage is between 8.6 and 31 V, the converter will maintain a constant period. When calculating worst case on- and off-times, make sure to use the highest switching frequency if the supply voltage is in that range.

When operating at voltages below 8.6 V, additional care must be taken when selecting the inductor and diode. At low voltages the maximum current may be limited, due to the IR drops in the current path. When selecting external components for low voltage operation, the IR drops must be considered when determining on-time, so the complete formula (equation 8) should be used to make sure the converter does not violate the timing specification.

#### **Inductor Selection**

Choosing the proper inductor is critical to the correct operation of the switcher. The converter is capable of running at frequencies above 2 MHz, making it possible to use small inductor values and reducing cost and board area.

The inductor value determines the ripple current. It is important to size the inductor so that under worst-case conditions the over-current threshold equals the average current minus half the ripple current plus reasonable margin. When the ripple current is too large, the converter reaches current limit. Typically, peak-to-peak ripple current should be limited to 20% to 25% of the maximum average load current.



Worst-case ripple current occurs at maximum supply voltage. After calculating the duty cycle for this condition, the ripple current can be calculated:

$$D = \frac{V_{\text{REG}} + V_{\text{f}} + (R_{\text{SENSE}} \times I_{\text{peak}})}{V_{\text{IN}}(\text{max}) + V_{\text{f}} - (R_{\text{DS(on}}) \times I_{\text{peak}})}$$
(11)

Using the duty cycle, the inductor value can be calculated using the formula below:

$$L = \left(\frac{V_{\rm IN} - V_{\rm REG}}{I_{\rm ripple}}\right) \times D \times \frac{1}{f_{\rm SW}(\rm min)}$$
 (12)

Where  $I_{ripple}$  is 25% of the maximum load current, and  $f_{SW}(min)$  is the minimum switching frequency, nominal frequency minus 25%. Continuing the example used above (using equation 9), a 1 A converter with a supply voltage of 13.5 V is the design objective. Assume the supply voltage can vary by  $\pm 10\%$ , the output voltage is 5.45 V,  $V_f$  is 0.5 V,  $V_{SENSE}$  is 0.20, and the target frequency is 2.2 MHz. Using equation 11, the duty cycle is calculated to be 36.45%. Assume the worst-case frequency is 2.2 MHz minus 20%, or 1.76 MHz. Using these numbers in equation 12 shows that the minimum inductance for this converter is 9.6  $\mu H$ .

#### **Output Capacitor**

The buck converter is designed to operate with a low-ESR ceramic output capacitor. When choosing a ceramic capacitor, make sure the rated voltage is at least 3 times the maximum output voltage of the converter. This is because the capacitance of a ceramic decreases the closer it is operated to its rated voltage. It is recommended that the output be decoupled with a 10  $\mu F,\,16~V,\,X7R$  ceramic capacitor. Larger capacitance may be required on the outputs if load surges dramatically influence the output voltage.

Output voltage ripple is determined by the output capacitance; and the effects of ESR and ESL can be ignored, assuming recommended layout techniques are followed. The output voltage ripple is approximated by:

$$V_{\text{ripple}} = I_{\text{ripple}} / (8 \times f_{\text{sw}} \times C_{\text{OUT}})$$
 (13)

#### **Input Capacitor**

The value of the input capacitance affects the amount of current ripple on the input. This current ripple is usually the source of supply-side EMI. The amount of interference depends on the impedance from the input capacitor and the bulk capacitance located on the supply bus. In addition to the two 4.7  $\mu F$  capacitors, placing a small 0.1  $\mu F$  ceramic capacitor very close to the input supply pin helps reduce EMI effects. The small capacitor helps reduce the very high frequency transient currents on the supply line.

#### Non-Synchronous Diode

The non-synchronous diode ( $D_{BUCK}$  in the Functional Block diagram) conducts the current during the off-time. A Schottky diode is required to minimize the forward drop and switching losses. In order to size the diode correctly, it is necessary to find the average diode conduction current using the following formula:

$$I_{\text{D(avg)}} = I_{\text{load}} \times (1 - D(\text{min})) \tag{14}$$

where D(min) is the minimum duty cycle, defined as:

$$D(\min) = (V_{REG} + V_f) / (V_{IN} + V_f)$$
 (15)

where  $V_{IN}$  is the maximum input voltage and  $V_f$  is the maximum forward voltage of the diode.

The average power dissipation in the diode is:

$$P_{D\text{BUCK(avg)}} = I_{\text{BUCK(avg)}} \times D(\text{min}) \times V_{\text{f}}$$
 (16)

The power dissipation in the sense resistor must also be considered using I<sup>2</sup>R and the minimum duty cycle.

#### **External MOSFET Selections**

To choose an external MOSFET for the 3.3 V or for the 1.2 V/1.5 V/1.8 V linear regulator, consider: the maximum drain-to-source voltage,  $V_{DS}$ , the maximum continuous drain current,  $I_D$ , the threshold voltage,  $V_{GSTH}$ , the on-resistance  $(R_{DS(on)(FET)})$ , and the thermal resistance  $(R_{\theta JC(FET)})$ .



The buck switcher pre-regulates the voltage to the external MOSFET, so even under worst-case conditions, it does not have to support more than 7 V from drain to source. Also, the external LDOs usually deliver 500 mA to 1 A. Numerous MOSFETs are available, with  $V_{DS}$  ratings of at least 20 V, that can support much more than 1A. These two goals should not be difficult to achieve.

The A4407 gate drive circuitry is guaranteed to pull the G3V3 and G1V2 voltage down to 1 V, maximum. Therefore, Allegro recommends using external MOSFETs with a  $V_{GS}$  threshold higher than 1 V. Do not use a MOSFET that will conduct significant current when  $V_{GS}$  is at 1 V and the system is at the highest expected ambient temperature.

One of the more critical specifications is the MOSFET on-resistance,  $R_{DS(on)(FET)}.$  If the on-resistance were too high, then the external regulator would not be able to maintain its output at the maximum load current. Calculate the typical  $R_{DS(on)(FET)}$  (at  $25^{\circ}\mathrm{C})$  using the following formula:

$$R_{\rm DS(on)(FET)25C} < 0.6 \times \left(\frac{1.56 \, ({\rm V})}{I_{\rm 3V3LIM}} - R_{\rm DROP1}\right)$$
 (17)

where  $I_{3V3LIM}$  is the maximum current from the 3.3 V regulator and  $R_{DROP1}$  is the value of the resistor connected from the CL3V3 pin to the drain of the MOSFET. The multiplier of 0.6 in the equation allows a 66% increase in  $R_{DS(on)(FET)}$  when the MOSFET is very hot.

The necessity and value of  $R_{DROP1}$  is closely related to the thermal resistance of the MOSFET,  $R_{\theta JC(FET)}.$  For a medium size MOSFET (like a SOT-223) including  $R_{DROP1}$  in the PCB layout is highly recommended. For a large size MOSFET with a very low thermal resistance (like a  $D^2PAK)\,R_{DROP1}$  is probably not necessary.

The thermal resistance of a MOSFET is a function of die size, package size, and cost. So choosing  $R_{DROP1}$  and  $R_{\theta JC(FET)}$  together should result in optimal performance, minimal component sizes, and lowest system cost. Determining the value and power dissipated by the series dropping resistor and MOSFET thermal resistance are addressed in detail in the next section.

#### 3.3V Regulator External Resistors (R<sub>CL1</sub>, R<sub>DROP1</sub>)

In the Functional Block diagram, there are two resistors,  $R_{CL1}$  and  $R_{DROP1}$  from the output of the buck regulator to the drain of the 3.3 V external MOSFET.  $R_{CL1}$  must always be present because it sets the 3.3 V regulator current limit threshold. However,  $R_{DROP1}$ , if used, prevents the external MOSFET from dissipating too much power during certain conditions. In particular, when the battery voltage is extremely low ( $V_{BAT} \leq 6.5 \ V$ ) and the buck regulator transitions to dropout mode (100% duty cycle) then  $V_{REG}$  is approximately 1 V higher than normal. In this situation, without  $R_{DROP1}$ , the MOSFET could dissipate too much power.

The value of  $R_{DROP1}$  depends on the maximum PCB temperature, the maximum current load on the 3.3 V regulator, the maximum allowable junction temperature of the MOSFET, and the thermal resistance of the MOSFET. The 3.3 V regulator must conduct its own load current (250 mA in the Functional Block diagram) plus the load planned for the 1.2 V/1.5 V/1.8 V regulator (450 mA to 525 mA in the Functional Block diagram).

As the thermal resistance of the MOSFET decreases, the required value of  $R_{DROP1}$  also decreases. If the MOSFET is relatively large and has a very low thermal resistance then  $R_{DROP1}$  is not required (0  $\Omega$ ).



Figure 12 shows recommended values of  $R_{DROP1}$  versus the MOSFET thermal resistance at various 3.3 V regulator maximum current settings,  $I_{3V3LIM}$ . This graph assumes: steady-state operation (that is, for t >> 50 ms), a PCB temperature of 135°C, a maximum MOSFET junction temperature of 175°C, a duty cycle for  $t_{ON}$  of 100% , a  $V_{BAT}$  of 6.69 V, and an output of 3.23 V from the 3.3 V linear regulator. This graph takes into account the voltage drop across the 3.3 V current limit resistor,  $R_{CL1}$ .

After a value for  $R_{DROP1}$  is determined, the designer should calculate its maximum power dissipation ( $I^2 \times R$ ) and select an appropriate component, allowing adequate design margin. Assuming the  $R_{DROP1}$  value was chosen from figure 12, then figure 13 shows the power dissipated by  $R_{DROP1}$  versus the MOSFET thermal resistance at various 3.3 V regulator current settings.

The exact value of R<sub>DROP1</sub> is not critical, so a component with 1% or 5% tolerance could be used.

### 1.2 V/1.5 V/1.8 V Regulator External Resistors ( $R_{CL2}$ , $R_{DROP2}$ )

In the Functional Block diagram, there are two resistors,  $R_{CL2}$  and  $R_{DROP2}$  from the output of the 3.3 V regulator to the drain of the 1.2 V/1.5 V/1.8 V external MOSFET.  $R_{CL2}$  must always be present because it sets the 1.2 V/1.5 V/1.8 V regulator current limit threshold. However,  $R_{DROP2}$ , if used, prevents the external MOSFET from dissipating too much power.

The value of  $R_{DROP2}$  depends on the maximum PCB temperature, the maximum current load on the 1.2 V/1.5 V/1.8 V regulator ( $I_{1V2LIM}$ ), the maximum allowable junction temperature of the MOSFET, and the thermal resistance of the MOSFET.

As the thermal resistance of the MOSFET decreases, the required value of  $R_{DROP2}$  also decreases. If the MOSFET is relatively large and has a very low thermal resistance, then  $R_{DROP2}$  is not required (0  $\Omega$ ).



Figure 12. R<sub>DROP1</sub> value versus 3.3 V MOSFET thermal resistance at various 3.3 V regulator maximum current settings



Figure 13. R<sub>DROP1</sub> power dissipation versus 3.3 V MOSFET thermal resistance at various 3.3 V regulator maximum current settings



Figure 14 shows recommended values of  $R_{DROP2}$  versus MOSFET thermal resistance at various 1.5 V regulator maximum current settings,  $I_{1V2LIM}$ . This graph assumes a PCB temperature of 135°C, a maximum MOSFET junction temperature of 175°C, and 3.37 V from the upstream (3.3 V) linear regulator. This graph takes into account the voltage drop across the 1.5 V current limit resistor,  $R_{CL2}$ .

After a value of R<sub>DROP2</sub> is determined the designer should calcu-

late its maximum power dissipation ( $I^2 \times R$ ) and select an appropriate component, allowing adequate design margin. Assuming the  $R_{DROP2}$  value was chosen from figure 14, then figure 15 shows the power dissipated by  $R_{DROP2}$  versus the MOSFET thermal resistance at various 1.5 V regulator current settings.

The exact value of  $R_{DROP2}$  is not critical, so a component with 1% or 5% tolerance could be used.



Figure 14.  $R_{DROP2}$  value versus 1.5 V MOSFET thermal resistance at various 1.5 V regulator maximum current settings



Figure 15.  $R_{DROP2}$  power dissipation versus 1.5 V MOSFET thermal resistance at various 1.5 V regulator maximum current settings



#### **PCB Component Placement and Routing**

The board layout has a large impact on the performance of the device. It is important to isolate high current ground returns to minimize ground bounce that could produce reference errors in the device. The method used to isolate power ground from noise sensitive circuitry is to use a star ground. This approach makes sure that the high current components such as the input capacitor, output capacitor, and diode have very low impedance paths to each other. Figure 16 illustrates the technique.

The ground traces for each of the components should be very close to each other and should be connected to each other on the same surface as the components. Internal ground planes should not be used for the star ground connection, because vias add impedance to the current path.

In order to further reduce noise effects on the PCB, noise sensitive traces should not be connected to internal ground planes. The feedback network from the switcher output should have an independent ground trace that goes directly to the exposed pad underneath the device. The exposed pad should be connected to internal ground planes and to any exposed copper used for heat

dissipation. If the grounds from the device are also connected directly to the exposed pad, the ground reference from the feedback network will be less susceptible to noise injection or ground bounce.

To reduce radiated emissions from the high frequency switching nodes, it is important to have an internal ground plane directly under the LX node. That ground plane should not be broken directly under the node, because the lowest impedance path back to the star ground is directly under the signal trace. If another trace does break the return path, the energy would have to find another path, which would be through radiated emissions.

The peak-to-peak amplitude of the buck current sense signal will typically be only tens of millivolts. The current sense pins, ISEN+ and ISEN-, and internal differential amplifier comprise a differential signal receiver, and balanced pair of traces should be routed from the pins of the buck current sense resistor,  $R_{\rm SENSE}$ , as shown in figure 17 (upper panel). The ISEN+ pin and the sense resistor ground should not be separated by simply using local via connections to the ground plane (figure 17 lower panel). Incorrect routing of the ISEN+ pin would likely add an offset error to the buck current sense signal.



Correct routing of ISEN+ and ISEN- traces (direct on same plane)



Incorrect routing of ISEN+ and ISEN- traces (using vias to a ground plane)

Figure 17. Comparison of routing paths for the traces between the A4407 ISEN+ and ISEN- traces and the sense resistor, R<sub>SENSE</sub>



Figure 16. Illustration of star ground connection



#### **Application Circuit Performance**

Application schematic is shown in Functional Block diagram.

#### **Bill of Materials for Critical Components**

This design is capable of full load, 135°C ambient, and 5.5 V<sub>BAT</sub> indefinitely with an adequate thermal solution

| Component                                                                            | Description                                             | Package      | Manufacturer      | Part Number                |
|--------------------------------------------------------------------------------------|---------------------------------------------------------|--------------|-------------------|----------------------------|
| Q <sub>3V3</sub>                                                                     | MOSFET, 40 V, 90 A, 4.3 m $\Omega$ , T $_{\rm J}$ 175°C | DPAK         | Infineon          | IPD90N04S3-04              |
| Q <sub>1V5</sub>                                                                     | MOSFET, 30 V, 30 A, 13.5 Ω, T <sub>J</sub> 175°C        | DPAK         | Infineon          | IPD135N03LG                |
| R <sub>SENSE</sub> , R <sub>CL1</sub>                                                | Resistor, 0.300 Ω, <sup>1</sup> / <sub>4</sub> W, 1%    | 1206         |                   |                            |
| R <sub>CL2</sub>                                                                     | Resistor, 0.390 Ω, <sup>1</sup> / <sub>4</sub> W, 1%    | 1206         |                   |                            |
| R <sub>DROP1</sub>                                                                   | Resistor, 2.2 Ω total, 2 W total, 5%                    | Multiple SMT | components may be | used in parallel or series |
| R <sub>DROP2</sub>                                                                   | Resistor, 1.5 Ω, 1 W, 5%                                | 2512         | Vishay/Dale       | CRCW25121R50JNEG           |
| C <sub>IN1</sub> , C <sub>IN2</sub>                                                  | Capacitor, Ceramic, 4.7 µF, 50 V, 10%, X7R              | 1210         | Murata            | GCM32ER71H475KA55L         |
| C <sub>OUT1</sub>                                                                    | Capacitor, Ceramic, 10 µF, 16 V, 10%, X7R               | 1206         | Kemet             | C1206C106K4RACTU           |
| C <sub>OUT2</sub>                                                                    | Capacitor, Ceramic, 0.47 µF, 16 V, 10%, X7R             | 0603         |                   |                            |
| C <sub>OUT3V3</sub> , C <sub>OUT1V5</sub> , C <sub>OUTV5</sub> , C <sub>OUTV5P</sub> | Capacitor, Ceramic, 2.2 µF, 16 V, 10%, X7R              | 1206         | Murata            | GRM31MR71C225KA35L         |
| D <sub>BUCK</sub> , D <sub>IN</sub>                                                  | Diode, Schottky, 2 A, 40 V                              | SMA          | Diodes, Inc.      | B240A-13-F                 |
| L1                                                                                   | Inductor, 10 μH, 64 mΩ, 2.39 A <sub>sat</sub> , 165°C   | 7.6 x 7.6 mm | Cooper/Bussman    | DRA73-100-R                |

#### **Buck Regulator (VREG) Efficiency**



#### **Buck Regulator Bode Plots**











Startup at  $V_{BAT}$  = 13.5 V; shows  $V_{REG}$  (ch1, 2 V/div.),  $V_{3V3}$  (ch2, 2 V/div.),  $V_{1V5}$  (ch3, 1 V/div.), NPOR (ch4, 2 V/div.), t = 5 ms/div.



Startup at  $V_{BAT}$  = 13.5 V; shows  $V_{REG}$  (ch1, 2 V/div.),  $V_{V5}$  (ch2, 2 V/div.),  $V_{V5P}$  (ch3, 2 V/div.), NPOR (ch4, 2 V/div.), t = 5 ms/div.



Startup at  $V_{BAT}$  = 6.5 V; shows  $V_{REG}$  (ch1, 2  $\overline{V/div.}$ ),  $V_{3V3}$  (ch2, 2  $\overline{V/div.}$ ),  $V_{1V5}$  (ch3, 1  $\overline{V/div.}$ ), NPOR (ch4, 2  $\overline{V/div.}$ ), t = 5 ms/div.



Startup at  $V_{BAT}$  = 6.5 V; shows  $V_{REG}$  (ch1, 2 V/div.),  $V_{V5}$  (ch2, 2 V/div.),  $V_{V5P}$  (ch3, 2 V/div.), NPOR (ch4, 2 V/div.), t = 5 ms/div.



PWM at  $V_{BAT}$  = 12 V with a 25 mA load; shows  $V_{REG}$  (ch1, 5 V/div.),  $V_{LX}$  (ch2, 5 V/div.),  $I_L$  (ch3, 100 mA/div.),  $t = 2 \mu s/div$ .



PWM at V<sub>BAT</sub> = 12 V with a 1.0 A load; shows V<sub>REG</sub> (ch1, 5 V/div.), V<sub>LX</sub> (ch2, 5 V/div.), I<sub>L</sub> (ch3, 100 mA/div.), t = 200 ns/div.





 $V_{3.3V}$  transient response, 125 to 250 mA; shows  $V_{3.3V}$  (ch1, 50 mV/div.),  $I_{3.3V}$  (ch2, 100 mA/div.), t = 50  $\mu s/div.$ 



 $V_{V5}$  transient response, 100 to 200 mA; shows  $V_{V5}$  (ch1, 50 mV/div.),  $I_{V5}$  (ch2, 100 mA/div.), t = 50  $\mu s$ /div.



 $V_{REG}$  short circuit operation at  $V_{IN}$  = 12 V; shows  $V_{REG}$  (ch1, 2 V/div.),  $I_L$  (ch2, 500 mA/div.), t = 5  $\mu s$ /div.



 $V_{1.5V}$  transient response, 225 to 450 mA; shows  $V_{1.5V}$  (ch1, 50 mV/div.),  $I_{1.5V}$  (ch2, 200 mA/div.), t = 50  $\mu s/div.$ 



 $\rm V_{V5P}$  transient response, 125 to 250 mA; shows  $\rm V_{V5P}$  (ch1, 50 mV/div.),  $\rm I_{V5P}$  (ch2, 100 mA/div.), t = 50  $\mu s/div.$ 



 $V_{REG}$  normal (left) and overload (right) operation at  $V_{IN}$  = 12 V; shows  $V_{REG}$  (ch1, 2 V/div.),  $I_L$  (ch2, 250 mA/div.)



### Package LP, 24-Pin TSSOP with Exposed Thermal Pad





A4407

### 2.2 MHz Constant On-Time Buck Regulator With Two External and Two Internal Linear Regulators

#### **Revision History**

| Revision | Revision Date                                                   | Description of Revision |  |
|----------|-----------------------------------------------------------------|-------------------------|--|
| Rev. 2   | vv. 2 November 19, 2012 Change in schematics, application infor |                         |  |
|          |                                                                 |                         |  |

Copyright ©2012, Allegro MicroSystems, Inc.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

